# coolaudio

### Dual Operational Transconductance Amplifiers with Linearizing Diodes and Buffers

# V13700D/M

#### Overview

The V13700M/D series consists of two current controlled transconductance amplifiers, each with differential inputs and a push-pull output. The two amplifiers share common supplies but otherwise operate independently. Linearizing diodes are provided at the inputs to reduce distortion and allow higher input levels. The result is a 10 dB signal-tonoise improvement referenced to 0.5 percent THD. High impedance buffers are provided which are especially designed to complement the dynamic range of the amplifiers. The output buffers of the V13700M/D differ from those of the LM13600 in that their input bias currents (and hence their output DC levels) are independent of IABC. This may result in performance superior to that of the LM13600 in audio applications.

#### Its features are:

- gm adjustable over 6 decades
- Excellent gm linearity
- Excellent matching between amplifiers
- Linearizing diodes
- High impedance buffers
- High output signal-to-noise ratio

#### **Block Diagram and Pin Description**



#### **Dual-In-Line and Small Outline Packages**

#### **Electrical Characteristics**

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage<br>V13700M/D                       | 36 $V_{DC}$ or ±18 V         |  |  |
|---------------------------------------------------|------------------------------|--|--|
| Differential Input                                | Voltage ±5 V                 |  |  |
| Power Dissipation (Note 2) TA = 25°C<br>V13700M/D | 570 mW                       |  |  |
| Amplifier Bias Current (IABC)                     | 2 mA                         |  |  |
| Output Short Circuit Duration                     | Continuous                   |  |  |
| Diode Bias Current (ID)                           | 2 mA                         |  |  |
| Buffer Output Current (Note 3)                    | 20 mA                        |  |  |
| Operating Temperature Range<br>V13700M/D          | 0 °C to +70 °C               |  |  |
| DC Input Voltage                                  | +VS to –VS                   |  |  |
| Storage Temperature Range                         | −65 °C to +150 °C            |  |  |
| Soldering Information                             | Soldering (10 sec.) 260 °C   |  |  |
| Dual-In-Line Package                              | Vapor Phase (60 sec.) 215 °C |  |  |
| Small Outline Package                             | Infrared (15 sec.) 220 °C    |  |  |

### **Electrical Characteristics (Note 4)**

| Parameter                                   | Conditions                                                   | \<br>\    | /13700M/   | D          | Units        |
|---------------------------------------------|--------------------------------------------------------------|-----------|------------|------------|--------------|
|                                             |                                                              | Min       | Тур        | Max        |              |
| Input Offset Voltage                        | Over Specified Temperature Range IABC = 5 $\mu$ A            |           | 0.4<br>0.3 | 4<br>4     | mV           |
| VOS Including Diodes                        | Diode Bias Current (ID) = 500 $\mu$ A                        |           | 0.5        | 5          | mV           |
| Input Offset Change                         | 5 μΑ~ IABC ~ 500 μΑ                                          |           | 0.1        | 3          | mV           |
| Input Offset Current                        |                                                              |           | 0.1        | 0.6        | μΑ           |
| Input Bias Current                          | Over Specified Temperature Range                             |           | 0.4        | 5          | μΑ           |
|                                             |                                                              |           | 1          | 8          |              |
| Forward                                     |                                                              | 6700      | 9600       | 13000      | μmho         |
| Transconductance (g <sub>m</sub> )          | Over Specified Temperature Range                             | 5400      |            |            |              |
| g <sub>m</sub> Tracking                     |                                                              |           | 0.3        |            | dB           |
| Peak Output Current                         | RL = 0, IABC = 5 μA                                          |           | 5          |            |              |
|                                             | RL = 0, IABC = 500 μA                                        | 350       | 500        | 650        | μΑ           |
|                                             | RL = 0, Over Specified Temp Range                            | 300       |            |            |              |
| Peak Output Voltage<br>Positive<br>Negative | RL = ∞, 5 μA ≤ IABC ≤ 500 μA<br>RL = ∞, 5 μA ≤ IABC ≤ 500 μA | 12<br>-12 | 14.2       |            | V            |
| Supply Current                              | IABC = 500 $\mu$ A, Both Channels                            |           | 2.6        |            | mA           |
| VOS Sensitivity<br>Positive<br>Negative     | ~VOS/~V+<br>~VOS/~V                                          |           | 20<br>20   | 150<br>150 | μV/V<br>μV/V |
| CMRR<br>Common Mode Range                   |                                                              | 80        | 110        |            | dB           |
|                                             |                                                              | ±12       | ±13.5      |            | V            |
| Crosstalk                                   | Referred to Input (Note 5)<br>20 Hz < f < 20 kHz             |           | 100        |            | dB           |
| Differential Input<br>Current               | $IABC = 0$ , $Input = \pm 4V$                                |           | 0.02       | 100        | nA           |
| Leakage Current                             | IABC = 0 (Refer to Test Circuit)                             |           | 0.2        | 100        | nA           |
| Input Resistance                            |                                                              | 10        | 26         |            | k~           |
| Open Loop Bandwidth                         |                                                              |           | 2          |            | MHz          |
| Slew Rate                                   | Unity Gain Compensated                                       |           | 50         |            | V/µs         |
| Buffer Input Current                        | (Note 5)                                                     |           | 0.5        | 2          | μΑ           |
| Peak Buffer Output<br>Voltage               | (Note 5)                                                     | 10        |            |            | V            |

Note 1: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits.

Note 2: For operation at ambient temperatures above 25 °C, the device must be derated based on a 150 °C maximum junction temperature and a thermal resistance, junction to ambient, as follows: V13700M/D, 90 °C/W; V13700M/D, 110 °C/W.

Note 3: Buffer output current should be limited so as to not exceed package dissipation.

Note 4: These specifications apply for VS =  $\pm$ 15 V, TA = 25 °C, amplifier bias current (IABC) = 500  $\mu$ A, pins 2 and 15 open unless otherwise specified. The inputs to the buffers are grounded and outputs are open.

Note 5: These specifications apply for VS =  $\pm$ 15 V, IABC = 500  $\mu$ A, ROUT = 5 k $\Omega$  connected from the buffer output to –VS and the input of the buffer is connected to the transconductance amplifier output.

#### Schematic Diagram



### **Typical Application**



### **Typical Performance Characteristics**















00798145

Amplifier Bias Voltage vs Amplifier Bias Current





#### **Typical Performance Characteristics (Continued)**



**Voltage vs Amplifier Bias Current** 20 ±15 0 Output Voltage Relative to 1 Volt RMS (dB) -20 -40 -60 -80 -100 .1μ**Α** 1μ**Α** 10 µ A 100 µ A **1000**μA  $I_{ABC}$  Amplifier Bias Current ( $\mu A$ )

00798151



Unity Gain Follower



#### **Typical Performance Characteristics (Continued)**



#### **Circuit Description**

The differential transistor pair Q4 and Q5 form a transconductance stage in that the ratio of their collector currents is defined by the differential input voltage according to the transfer function:

$$V_{IN} = \frac{kT}{q} \ln \frac{I_5}{I_4} \quad (1)$$

where V<sub>IN</sub> is the differential input voltage, kT/q is approximately 26 mV at 25 °C and I5 and I4 are the collector currents of transistors Q5 and Q4 respectively. With the exception of Q12 and Q13, all transistors and diodes are identical in size. Transistors Q1 and Q2 with Diode D1 form a current mirror which forces the sum of currents I4 and I5 to equal I<sub>ABC</sub>:

$$|4 + |5 = |_{ABC}$$
 (2)

where I<sub>ABC</sub> is the amplifier bias current applied to the gain pin. For small differential input voltages the ratio of I4 and I5 approaches unity and the Taylor series of the In function can be approximated as:

$$\frac{kT}{q} \ln \frac{l_5}{l_4} \approx \frac{kT}{q} \frac{l_5 - l_4}{l_4}$$

$$l_5 \approx l_4 \approx \frac{l_{ABC}}{2}$$
(3)

$$V_{IN}\left[\frac{I_{ABC}q}{2kT}\right] = I_5 - I_4 \qquad (4)$$

Collector currents I4 and I5 are not very useful by themselves and it is necessary to subtract one current from the other. The remaining transistors and diodes form three current mirrors that produce an output current equal to I5 minus I4 thus:

$$V_{IN}\left[\frac{I_{ABC}q}{2kT}\right] = I_{OUT} \qquad (5)$$

The term in brackets is then the transconductance of the amplifier and is proportional to I<sub>ABC</sub>.

#### **Linearizing Diodes**

For differential voltages greater than a few millivolts, Equation (3) becomes less valid and the transconductance becomes increasingly nonlinear. Figure 1 demonstrates how the internal diodes can linearize the transfer function of the amplifier. For convenience assume the diodes are biased with current sources and the input signal is in the form of current I<sub>s</sub>. Since the sum of I4 and I5 is I<sub>ABC</sub> and the difference is I<sub>OUT</sub>, currents I4 and I5 can be written as follows:

$$I_4 = \frac{I_{ABC}}{2} - \frac{I_{OUT}}{2}, I_5 = \frac{I_{ABC}}{2} + \frac{I_{OUT}}{2}$$

Since the diodes and the input transistors have identical geometries and are subject to similar voltages and temperatures, the following is true:

$$\frac{kT}{q} \ln \frac{\frac{I_{D}}{2} + I_{s}}{\frac{I_{D}}{2} - I_{s}} = \frac{kT}{q} \ln \frac{\frac{I_{ABC}}{2} + \frac{I_{OUT}}{2}}{\frac{I_{ABC}}{2} - \frac{I_{OUT}}{2}}$$
$$\therefore I_{OUT} = I_{s} \left(\frac{2I_{ABC}}{I_{D}}\right) \text{ for } |I_{s}| < \frac{I_{D}}{2} \qquad (6)$$

Notice that in deriving Equation (6) no approximations have been made and there are no temperature-dependent terms. The limitations are that the signal current not exceed ID/2 and that the diodes be biased with currents. In practice, replacing the current sources with resistors will generate insignificant errors.

#### **Applications Voltage Controlled Amplifiers**

Figure 2 shows how the linearizing diodes can be used in a voltage-controlled amplifier. To understand the input biasing, it is best to consider the 13 k $\Omega$  resistor as a current source and use a Thevenin equivalent circuit as shown in Figure 3. This circuit is similar to Figure 1 and operates the same. The potentiometer in Figure 2 is adjusted to minimize the effects of the control signal at the output.



00798108



For optimum signal-to-noise performance, IABC should be as large as possible as shown by the Output Voltage vs. Amplifier Bias Current graph. Larger amplitudes of input signal also improve the S/N ratio. The linearizing diodes help here by allowing larger input signals for the same output distortion as shown by the Distortion vs. Differential Input Voltage graph. S/N may be optimized by adjusting the magnitude of the input signal via R<sub>IN</sub> (*Figure 2*) until the output distortion is below some desired level. The output voltage swing can then be set at any level by selecting RL.

Although the noise contribution of the linearizing diodes is negligible relative to the contribution of the amplifier's internal transistors, ID should be as large as possible. This minimizes the dynamic junction resistance of the diodes (re) and maximizes their linearizing action when balanced against R<sub>IN</sub>. A value of 1 mA is recommended for ID unless the specific application demands otherwise.



Figure 2. Voltage Controlled Amplifier



Figure 3. Equivalent VCA Input Circuit

#### **Stereo Volume Control**

The circuit of Figure 4 uses the excellent matching of the two V13700M/D amplifiers to provide a Stereo Volume Control with a typical channel-to-channel gain tracking of 0.3 dB. RP is provided to minimize the output offset voltage and may be replaced with two 510  $\Omega$  resistors in AC-coupled applications. For the component values given, amplifier gain is derived for Figure 2 as being:

$$\frac{V_{O}}{V_{IN}} = 940 \text{ x } I_{ABC}$$

If V<sub>C</sub> is derived from a second signal source then the circuit becomes an amplitude modulator or two-quadrant multiplier as shown in Figure 5, where:

$$I_{O} = \frac{-2I_{S}}{I_{D}} (I_{ABC}) = \frac{-2I_{S}}{I_{D}} \frac{V_{IN2}}{R_{C}} - \frac{2I_{S}}{I_{D}} \frac{(V^{-} + 1.4 V)}{R_{C}}$$

The constant term in the above equation may be cancelled by feeding  $I_S \times I_D R_C/2(V - + 1.4 \text{ V})$  into  $I_0$ . The circuit of Figure 6 adds  $R_M$  to provide this current, resulting in a four-quadrant multiplier where  $R_C$  is trimmed such that  $V_0 = 0 \text{ V}$  for  $V_{IN2} = 0 \text{ V}$ . RM also serves as the load resistor for  $I_0$ .

### **Stereo Volume Control (Continued)**



Figure 4. Stereo Volume Control







Noting that the gain of the V13700M/D amplifier of Figure 3 may be controlled by varying the linearizing diode current  $I_D$  as well as by varying  $I_{ABC}$ , Figure 7 shows an AGC Amplifier using this approach. As  $V_O$  reaches a high enough amplitude ( $3V_{BE}$ ) to turn on the Darlington transistors and the linearizing diodes, the increase in  $I_D$  reduces the amplifier gain so as to hold  $V_O$  at that level.

#### **Voltage Controlled Resistors**

An Operational Transconductance Amplifier (OTA) may be used to implement a Voltage Controlled Resistor as shown in Figure 8. A signal voltage applied at  $R_X$  generates a VIN to the V13700M/D which is then multiplied by the gm of the amplifier to produce an output current, thus: where gm  $\approx 19.2I_{ABC}$  at 25 °C. Note that the attenuation of  $V_O$  by R and RA is necessary to maintain  $V_{IN}$  within the linear range of the V13700M/D input. Figure 9 shows a similar VCR where the linearizing diodes are added, essentially improving the noise performance of the resistor. A floating VCR is shown in Figure 10, where each "end" of the "resistor" may be at any voltage within the output voltage range of the V13700M/D.









Figure 8. Voltage Controlled Resistor, Single-Ended



Figure 9. Voltage Controlled Resistor with Linearizing Diodes

#### **Voltage Controlled Filters**

OTA's are extremely useful for implementing voltage controlled filters, with the V13700M/D having the advantage that the required buffers are included on the I.C. The VC Lo-Pass Filter of Figure 11 performs as a unity-gain buffer amplifier at frequencies below cut-off, with the cut-off frequency being the point at which XC/gm equals the closed-loop gain of (R/RA). At frequencies above cut-off the circuit provides a single RC roll-off (6 dB per octave) of the input signal amplitude with a –3 dB point defined by the given equation, where gm is again 19.2 x IABC at room temperature. Figure 12 shows a VC High-Pass Filter which operates in much the same manner, providing a single RC roll-off below the defined cut-off frequency. Additional amplifiers may be used to implement higher order filters as demonstrated by the two-pole Butterworth Lo-Pass Filter of Figure 13 and the state variable filter of Figure 14. Due to the excellent gm tracking of the two amplifiers, these filters perform well over several decades of frequency.



Figure 10. Floating Voltage Controlled Resistor



Figure 11. Voltage Controlled Low-Pass Filter



Figure 12. Voltage Controlled Hi-Pass Filter



Figure 13. Voltage Controlled 2-Pole Butterworth Lo-Pass Filter





#### **Voltage Controlled Oscillators**

The classic Triangular/Square Wave VCO of Figure 15 is one of a variety of Voltage Controlled Oscillators which may be built utilizing the V13700M/D. With the component values shown, this oscillator provides signals from 200 kHz to below 2 Hz as I<sub>C</sub> is varied from 1 mA to 10 nA. The output amplitudes are set by I<sub>A</sub> x R<sub>A</sub>. Note that the peak differential input voltage must be less than 5 V to prevent zenering the inputs.

A few modifications to this circuit produce the ramp/pulse VCO of Figure 16. When  $V_{O2}$  is high,  $I_F$  is added to IC to increase amplifier A1's bias current and thus to increase the charging rate of capacitor C. When  $V_{O2}$  is low, IF goes to zero and the capacitor discharge current is set by IC. The VC Lo-Pass Filter of Figure 11 may be used to produce a high-quality sinusoidal VCO. The circuit of Figure 16 employs two V13700M/D packages, with three of the amplifiers configured as lo-pass filters and the fourth as a limiter/inverter. The circuit oscillates at the frequency at which the loop phase-shift is 360° or 180° for the inverter and 60° per filter stage. This VCO operates from 5 Hz to 50 kHz with less than 1% THD.



Figure 15. Triangular/Square-Wave VCO





Figure 16. Ramp/Pulse VCO

### Voltage Controlled Oscillators (Continued)



Figure 17. Sinusoidal VCO



Figure 18 shows how to build a VCO using one amplifier when the other amplifier is needed for another function.

### Figure 18. Single Amplifier VCO

#### **Additional Applications**

Figure 19 presents an interesting one-shot which draws no power supply current until it is triggered. A positivegoing trigger pulse of at least 2 V amplitude turns on the amplifier through  $R_B$  and pulls the non-inverting input high. The amplifier regenerates and latches its output high until capacitor C charges to the voltage level on the non-inverting input. The output then switches low, turning off the amplifier and discharging the capacitor. The capacitor discharge rate is speeded up by shorting the diode bias pin to the inverting input so that an additional discharge current flows through  $D_I$  when the amplifier output switches low. A special feature of this timer is that the other amplifier, when biased from  $V_{O_r}$  can perform another function and draw zero stand-by power as well.



Figure 19. Zero Stand-By Power Time

The operation of the multiplexer of Figure 20 is very straightforward. When A1 is turned on it holds V<sub>o</sub> equal to V<sub>IN1</sub> and when A2 is supplied with bias current then it controls V<sub>o</sub>. C<sub>c</sub> and R<sub>c</sub> serve to stabilize the unity-gain configuration of amplifiers A1 and A2. The maximum clock rate is limited to about 200 kHz by the V13700M/D slew rate into 150 pF when the (V<sub>IN1</sub>–V<sub>IN2</sub>) differential is at its maximum allowable value of 5 V. The Phase-Locked Loop of Figure 21 uses the four-quadrant multiplier of Figure 6 and the VCO of Figure 18 to produce a PLL with a ±5% hold-in range and an input sensitivity of about 300 mV.







Figure 21. Phase Lock Loop

The Schmitt Trigger of Figure 22 uses the amplifier output current into R to set the hysteresis of the comparator; thus  $VH = 2 \times R \times IB$ . Varying IB will produce a Schmitt Trigger with variable hysteresis.



Figure 22. Schmitt Trigger

Figure 23 shows a Tachometer or Frequency-to-Voltage converter. Whenever A1 is toggled by a positive-going input, an amount of charge equal to (VH–VL) Ct is sourced into Cf and Rt. This once per cycle charge is then balanced by the current of VO/Rt. The maximum FIN is limited by the amount of time required to charge Ct from VL to VH with a current of IB, where VL and VH represent the maximum low and maximum high output voltage swing of the V13700M/D. D1 is added to provide a discharge path for Ct when A1 switches low. The Peak Detector of Figure 24 uses A2 to turn on A1 whenever  $V_{IN}$  becomes more positive than  $V_0$ . A1 then charges storage capacitor C to hold  $V_0$  equal to  $V_{IN}$  PK. Pulling the output of A2 low through D1 serves to turn off A1 so that  $V_0$  remains constant.







Figure 24. Peak Detector and Hold Circuit

The Ramp-and-Hold of Figure 26 sources IB into capacitor C whenever the input to A1 is brought high, giving a ramp-rate of about 1 V/ms for the component values shown. The true-RMS converter of Figure 27 is essentially an automatic gain control amplifier which adjusts its gain such that the AC power at the output of amplifier A1 is constant. The output power of amplifier A1 is monitored by squaring amplifier A2 and the average compared to a reference voltage with amplifier A3. The output of A3 provides bias current to the diodes of A1 to attenuate the input signal. Because the output power of A1 is held constant, the RMS value is constant and the attenuation is directly proportional to the RMS value of the input voltage. The attenuation is also proportional to the diode bias current. Amplifier A4 adjusts the ratio of currents through the diodes to be equal and therefore the voltage at the output of A4 is proportional to the RMS value of the input voltage. The calibration potentiometer is set such that V<sub>o</sub> reads directly in RMS volts.













The circuit of Figure 28 is a voltage reference of variable Temperature Coefficient. The 100 k $\Omega$  potentiometer adjusts the output voltage which has a positive TC above 1.2 V, zero TC at about 1.2 V, and negative TC below 1.2 V. This is accomplished by balancing the TC of the A2 transfer function against the complementary TC of D1. The wide dynamic range of the V13700M/D allows easy control of the output pulse width in the Pulse Width Modulator of Figure 29. For generating IABC over a range of 4 to 6 decades of current, the system of Figure 30 provides a logarithmic current out for a linear voltage in. Since the closed-loop configuration ensures that the input to A2 is held equal to 0V, the output current of A1 is equal to I3 = -VC/RC. The differential voltage between Q1 and Q2 is attenuated by the R1,R2 network so that A1 may be assumed to be operating within its linear range.

From Equation (5), the input voltage to A1 is:

$$V_{IN}1 = \frac{-2kTI_3}{qI_2} = \frac{-2kTV_C}{qI_2R_C}$$

The voltage on the base of Q1 is then

$$V_{\rm B}1 = \frac{(R_1 + R_2) \, V_{\rm IN} 1}{R_1}$$

The ratio of the Q1 and Q2 collector currents is defined by:

$$V_{B}1 = \frac{kT}{q} \ln \frac{I_{C2}}{I_{C1}} \approx \frac{kT}{q} \ln \frac{I_{ABC}}{I_{1}}$$

Combining and solving for IABC yields:

$$I_{ABC} = I_1 \exp \frac{2(R_1 + R_2) V_C}{R_1 I_2 R_C}$$

This logarithmic current can be used to bias the circuit of Figure 4 to provide temperature independent stereo attenuation characteristic.















### Package Dimensions





### DIP16

